SMT, PCB Electronics Industry News
  • SMTnet
  • »
  • Industry News
  • »
  • New PCI Express Root Complex Lite Solution Uses the LatticeECP3 FPGA Family

New PCI Express Root Complex Lite Solution Uses the LatticeECP3 FPGA Family

Nov 02, 2010

HILLSBORO, OR - Lattice Semiconductor Corporation (NASDAQ: LSCC) today announced the immediate availability of the PCI Express Root Complex (RC) Lite solution based on the LatticeECP3™ and LatticeECP2M™ FPGA families for use in simple bridging application to any legacy host bus.

FPGA-Based Solution Provides System Designers With a Flexible Way to Support Intelligent Bridging Functions

Using a low cost programmable FPGA platform, designers can implement the specific bridge function that matches the interface available on their particular host CPU. Designers will also have the flexibility to implement multiple bridges or different configurations of bridges in a single FPGA, reducing the number of components on the board.

Lattice's PCI Express RC Lite solution is supported by Lattice’s IPexpress™ FPGA design tool module. Included as a standard feature in the Lattice Diamond™ design environment, the IPexpress module significantly reduces design time by allowing IP parameterization and timing analysis on the designer’s desktop. This allows users to customize Lattice's extensive library of IP functions for their unique applications, integrate them with their proprietary FPGA logic designs and evaluate the overall device operation via simulation and timing analysis prior to making any IP purchase commitments.

“An FPGA-based PCI Express RC Lite solution provides system designers with a flexible way to support intelligent bridging functions between today's high-performance ASSPs that support only the serial PCI Express host interface and legacy CPU parallel host interfaces. Users may choose to maintain support for legacy CPUs due to legacy code compatibility, and/or because the CPU has been qualified for certain markets, such as Military, Satellite or Industrial,” said Lalit Merani, Lattice Senior Product Marketing Manager.

The PCI Express RC Lite IP core provides a x1 or x4 root complex solution from the electrical SERDES interface, physical layer, data link layer and a minimum transaction layer in the PCI express protocol stack. The PCI Express 1.1 x1 RC Lite IP core requires approximately 4500 FPGA look-up tables (LUTs) in 16-bit mode. The PCI Express 1.1 x4 RC Lite IP core requires approximately 10,500 FPGA LUTs in 64-bit mode.

Pricing and Availability

The PCI express root complex IP core is available now, with a low list price of $1,500 for the x1 IP core and $3,000 for the x4 IP core and can be ordered through Lattice sales (sales@latticesemi.com) For more information about the IP core, visit http://www.latticesemi.com/products/intellectualproperty/ipcores/pciexpressrclite.cfm.

About the LatticeECP3 FPGA Family

The LatticeECP3 FPGA family is comprised of five devices that offer standards-compliant multi-protocol 3.2G SERDES, DDR1/2/3 memory interfaces and high performance, cascadable DSP slices that are ideal for high performance RF, baseband and image signal processing. Toggling at 1Gbps, the LatticeECP3 FPGAs also feature fast LVDS I/O as well as embedded memory of up to 6.8 Mbits. Logic density varies from 17K LUTs to 149K LUTs with up to 586 user I/O. The LatticeECP3 FPGA family is ideally suited for deployment in high volume cost- and power-sensitive wireline and wireless infrastructure applications.

Lattice is the source for innovative FPGA, PLD, programmable Power Management and Clock Management solutions. For more information, visit http://www.latticesemi.com

Mar 28, 2011 -

New Low Cost Breakout Boards Accelerate PLD Design and Hardware Evaluation

Feb 14, 2011 -

Lattice at Embedded World: New Products and Technologies for Embedded Design Applications

Feb 07, 2011 -

Lattice Announces Five New IP Suites for the LatticeECP3 FPGA Family

Nov 29, 2010 -

LatticeECP3 Device Is First Low Cost FPGA to Support Broadcom HiGigTM Protocol

Nov 08, 2010 -

Lattice MachXO2 PLD Family Sets New Standards for Low Cost, Low Power Designs

Oct 30, 2010 -

New PAC-Designer 6.0 Software Enables Designers to Transform Board Management with New Platform Manager Devices

Oct 18, 2010 -

Lattice Ships 50 Millionth MachXO Programmable Logic Device

Oct 12, 2010 -

New Lattice "Platform Manager" Transforms Board Power and Digital Management

Oct 12, 2010 -

Lattice Announces Update to ispLEVER FPGA Design Tool Suite

Oct 11, 2010 -

C-Compiler Support Now Available for LatticeMico8 Microcontroller

7 more news from Lattice Semiconductor »

Jul 06, 2022 -

Offline PCBA Cleaning Machine HJS-7100,rosin flux, non-clean flux,water-soluble flux cleaning machine

Jul 05, 2022 -

Semiconductor Spray Cleaning Machine HJS-9700,Semiconductor Wafer Cleaning Machine HJS-9700

Jul 04, 2022 -

Pneumatic Stencil Cleaner HJS-9000II,dual chamber stencil cleaning machine

Jul 03, 2022 -

Electric Stencil Cleaner HJS-9500, SMT Electric Stencil Cleaner HJS-9500

Jul 01, 2022 -

Screen Cleaning Machine HJS-4600, SMT Screen Cleaning Machine HJS-4600

Jun 30, 2022 -

Electric Fixture Cleaning Machine HJS-6700, SMT pallet cleaning machine, soldering pallet cleaning machine

Jun 29, 2022 -

Waste Water Treatment Machine RWT-1000, SMT Waste Water Treatment Machine RWT-1000

Jun 28, 2022 -

Gen3's Dr Chris Hunt, CTO submits an insightful paper to the journal of Surface Mount Technology

Jun 28, 2022 -

Squeegee Cleaning Machine HJS-3700,SMT Squeegee Cleaning Machine HJS-3700

Jun 27, 2022 -

Solderstar Celebrates 20 Years of Innovation

See electronics manufacturing industry news »

New PCI Express Root Complex Lite Solution Uses the LatticeECP3 FPGA Family news release has been viewed 691 times

  • SMTnet
  • »
  • Industry News
  • »
  • New PCI Express Root Complex Lite Solution Uses the LatticeECP3 FPGA Family
Jetting Pump for Integration

ICT Total SMT line Provider