Temperature Cycling and Fatigue in Electronics
Published: |
January 1, 2020 |
Author: |
Gilad Sharon, Ph.D., Greg Caswell |
Abstract: |
The majority of electronic failures occur due to thermally induced stresses and strains caused by excessive differences in coefficients of thermal expansion (CTE) across materials. CTE mismatches occur in both 1st and 2nd level interconnects in electronics assemblies. 1st level interconnects connect the die to a substrate. This substrate can be underfilled so there are both global and local CTE mismatches to consider. 2nd level interconnects connect the substrate, or package, to the printed circuit board (PCB). This would be considered a "board level" CTE mismatch. Several stress and strain mitigation techniques exist including the use of conformal coating.... |
You must be a registered user to talk back to us. |
Company Information:
More articles from DfR Solutions »
- Mar 16, 2022 - Creep Corrosion Of Electronic Assemblies In Harsh Environments
- Mar 02, 2022 - Solderability after Long-Term Storage
- Oct 12, 2021 - Counterfeit Detection Strategies: When to Do It / How to Do It
- Aug 11, 2021 - Coatings and Pottings: A Critical Update
- Aug 13, 2020 - Best Practices in Selecting Coatings and Pottings for Solar Panel Systems; Junction Boxes and Inverters
- See all SMT / PCB technical articles from DfR Solutions »
More SMT / PCB assembly technical articles »
- Apr 11, 2022 - iNEMI Webinar 07.07.2021 - PCB Cleaning | ZESTRON Americas
- Jan 28, 2022 - Open Radio Unit White Box 5G | Whizz Systems
- Nov 10, 2021 - Understanding the Cleaning Process for Automatic Stencil Printers | ITW EAE
- Oct 20, 2021 - PCB Surface Finishes & The Cleaning Process - A Compatibility Study | ZESTRON Americas
- Oct 06, 2021 - Cleaning Before Conformal Coating | ZESTRON Americas
- Browse Technical Library »
Temperature Cycling and Fatigue in Electronics article has been viewed 797 times