• SMTnet
  • »
  • Technical Library
  • »
  • Innovative Electroplating Processes for IC Substrates - Via Fill, Through Hole Fill, and Embedded Trench Fill

Innovative Electroplating Processes for IC Substrates - Via Fill, Through Hole Fill, and Embedded Trench Fill

Published:

June 21, 2021

Author:

Saminda Dharmarathna , Sy Maddux , Chao Benjamin , Ivan Li , William Bowermana , Kesheng Feng , Jim Watkowski

Abstract:

In this era of electronics miniaturization, high yield and low-cost integrated circuit (IC) substrates play a crucial role by providing a reliable method of high density interconnection of chip to board. In order to maximize substrate real-estate, the distance between Cu traces also known as line and space (L/S) should be minimized. Typical PCB technology consists of L/S larger than 40 µ whereas more advanced wafer level technology currently sits at or around 2 µm L/S. In the past decade, the chip size has decreased significantly along with the L/S on the substrate. The decreasing chip scales and smaller L/S distances has created unique challenges for both printed circuit board (PCB) industry and the semiconductor industry. Fan-out panel-level packaging (FOPLP) is a new manufacturing technology that seeks to bring the PCB world and IC/semiconductor world even closer. While FOPLP is still an emerging technology, the amount of high-volume production in this market space provide a financial incentive to develop innovative solutions in order to enable its ramp up. The most important performance aspect of the fine line plating in this market space is plating uniformity or planarity. Plating uniformity, trace/via top planarity, which measures how flat the top of the traces and vias are a few major features. This is especially important in multilayer processing, as nonuniformity on a lower layer can be transferred to successive layers, disrupting the device design with catastrophic consequences such as short circuits. Additionally, a non-planar surface could also result in signal transmission loss by distortion of the connecting points, like vias and traces. Therefore, plating solutions that provide a uniform, planar profile without any special post treatment are quite desirable....

  • Download Innovative Electroplating Processes for IC Substrates - Via Fill, Through Hole Fill, and Embedded Trench Fill article
  • To read this article you need to have Adobe PDF installed

You must be a registered user to talk back to us.

 

Company Information:

MacDermid is a global provider of specialty chemicals for the most complex printed circuit board designs. We specialize in the areas of final finishes, through-hole metallization, and circuit formation.

Waterbury, Connecticut, USA

Manufacturer

  • Phone 203-575-5700

See Company Website »

Company Postings:

(7) technical library articles

  • Apr 11, 2022 - iNEMI Webinar 07.07.2021 - PCB Cleaning | ZESTRON Americas
  • Jan 28, 2022 - Open Radio Unit White Box 5G | Whizz Systems
  • Nov 10, 2021 - Understanding the Cleaning Process for Automatic Stencil Printers | ITW EAE
  • Oct 20, 2021 - PCB Surface Finishes & The Cleaning Process - A Compatibility Study | ZESTRON Americas
  • Oct 06, 2021 - Cleaning Before Conformal Coating | ZESTRON Americas
  • Browse Technical Library »

Innovative Electroplating Processes for IC Substrates - Via Fill, Through Hole Fill, and Embedded Trench Fill article has been viewed 236 times

  • SMTnet
  • »
  • Technical Library
  • »
  • Innovative Electroplating Processes for IC Substrates - Via Fill, Through Hole Fill, and Embedded Trench Fill
Online IPC Training & Certification

Comprehensive Analytical Services and Support