Redundancy and High-Volume Manufacturing Methods
Published: |
May 7, 1999 |
Author: |
Christopher W. Hampson, MD6 Cache Product Engineering, Hillsboro, OR, Intel Corp. |
Abstract: |
This paper will describe practical aspects of a redundancy implementation on a high-volume cache memory product. Topics covered include various aspects of redundancy from a design and product engineering perspective; and present test development methods for future product implementations.... |
You must be a registered user to talk back to us. |
Company Information:
More articles from Intel Corporation »
- Dec 16, 2021 - Package-on-Package (PoP) Warpage Characteristic and Requirement
- Jan 06, 2021 - Challenges of Manufacturing with Printed Circuit Board Cavities
- Dec 12, 2019 - Voids in Solder Joints
- Oct 08, 2015 - Preparing for Increased Electrostatic Discharge Device Sensitivity
- Apr 16, 2015 - Stereo Vision Based Automated Solder Ball Height Detection
- See all SMT / PCB technical articles from Intel Corporation »
More SMT / PCB assembly technical articles »
- Apr 11, 2022 - iNEMI Webinar 07.07.2021 - PCB Cleaning | ZESTRON Americas
- Jan 28, 2022 - Open Radio Unit White Box 5G | Whizz Systems
- Nov 10, 2021 - Understanding the Cleaning Process for Automatic Stencil Printers | ITW EAE
- Oct 20, 2021 - PCB Surface Finishes & The Cleaning Process - A Compatibility Study | ZESTRON Americas
- Oct 06, 2021 - Cleaning Before Conformal Coating | ZESTRON Americas
- Browse Technical Library »
Redundancy and High-Volume Manufacturing Methods article has been viewed 386 times